net: rtl8169: Fix DMA minimal aligned compile warning in RISC-V
For RISC-V architeture, hardware maintain the dcache coherency. Software do not flush the cache. So even cache-line size larger than descriptor size, driver can work. Signed-off-by: Minda Chen <minda.chen@starfivetech.com> Reviewed-by: Ramon Fried <rfried.dev@gmail.com> Reviewed-by: Leo Yu-Chi Liang <ycliang@andestech.com>
This commit is contained in:

committed by
Leo Yu-Chi Liang

parent
a6a0d6a191
commit
3094845165
@@ -311,10 +311,12 @@ static unsigned char rxdata[RX_BUF_LEN];
|
|||||||
*
|
*
|
||||||
* This can be fixed by defining CONFIG_SYS_NONCACHED_MEMORY which will cause
|
* This can be fixed by defining CONFIG_SYS_NONCACHED_MEMORY which will cause
|
||||||
* the driver to allocate descriptors from a pool of non-cached memory.
|
* the driver to allocate descriptors from a pool of non-cached memory.
|
||||||
|
*
|
||||||
|
* Hardware maintain D-cache coherency in RISC-V architecture.
|
||||||
*/
|
*/
|
||||||
#if RTL8169_DESC_SIZE < ARCH_DMA_MINALIGN
|
#if RTL8169_DESC_SIZE < ARCH_DMA_MINALIGN
|
||||||
#if !defined(CONFIG_SYS_NONCACHED_MEMORY) && \
|
#if !defined(CONFIG_SYS_NONCACHED_MEMORY) && \
|
||||||
!CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && !defined(CONFIG_X86)
|
!CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && !defined(CONFIG_X86) && !defined(CONFIG_RISCV)
|
||||||
#warning cache-line size is larger than descriptor size
|
#warning cache-line size is larger than descriptor size
|
||||||
#endif
|
#endif
|
||||||
#endif
|
#endif
|
||||||
|
Reference in New Issue
Block a user